

**Department of Electrical, Computer, & Biomedical Engineering** Faculty of Engineering & Architectural Science

## Course Outline (W2024)

### **COE608: Computer Organization and Architecture**

| Instructor(s)                          | Khalid Abdel Hafeez [Coordinator]<br>Office: Online<br>Phone: TBA<br>Email: kabdelha@torontomu.ca<br>Office Hours: Friday 3-4pm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Calendar<br>Description                | The main topics of the course include basic architecture of modern computers, interaction between computer hardware and software at various levels, and performance evaluation and metrics. Instruction set design, computer arithmetic is also discussed. Data path and control unit design for RISC Processors are covered in detail. The laboratory work includes the design and implementation of a 16-bit RISC CPU using an FPGA development system and VHDL.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| Prerequisites                          | CEN 199 and COE 328 and COE 538                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| Antirequisites                         | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| Corerequisites                         | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| Compulsory<br>Text(s):                 | <ol> <li>Computer Organization and Design MIPS Edition. The Hardware/ Software Interface, David<br/>Patterson and John Hennessy, 6th edition 2020, Morgan Kaufmann Publishers, Elsevier<br/>Inc., ISBN 9780128201091</li> <li>Laboratory Manuals and other Documents: Available through: D2L (primary source) and<br/>http://www.ee.ryerson.ca/~courses/coe608/ (older content)</li> <li>Lecture Slides available on D2L</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| Reference<br>Text(s):                  | <ol> <li>Computer Organization and Embedded Systems, 6th Edition, Carl Hamacher, Zvonko<br/>Vranesic, Safwat Zaky, Naraig Manjikian, McGrawHill , 2011, ISBN: 0073380652</li> <li>Embedded Core Design with FPGAs, Z. Navabi, McGraw Hill 2007, ISBN 978-0- 07-<br/>147481- 8.</li> <li>Logic and Computer Design Fundamentals, Morris Mano &amp; Charles R. Kime, 4th edition<br/>2008 or latest edition, Prentice Hall.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| Learning<br>Objectives<br>(Indicators) | <ul> <li>At the end of this course, the successful student will be able to:</li> <li>1. Interconnect engineering concepts related to instruction set architecture, register transfer, interconnects like buses, 3-state buffers and Muxes as well as control hardware to design various processors. Learn to employ specialized knowledge of subsystems like data-path, memory and control unit components to design a RISC processing element. (1c)</li> <li>2. Define processor specification and instruction set architecture. Solve various challenges of high performance RISC processor design in multiple stages by employing VHDL (CAD) based modeling and simulation methodologies to test and verify each stage of processor design and then integrate different stages into efficient processor architecture. (4b), (4c), (4a)</li> </ul> |  |  |

|                                    | <ul> <li>3. Demonstrate the main features of all the labs and answer CPU design related questions during the demo/oral sessions. Write lab and CPU design reports by following a standard IEEE like format, where all the reports are evaluated based on their completeness, English, and relevant contents. (7a), (7b)</li> <li>NOTE:Numbers in parentheses refer to the graduate attributes required by the Canadian Engineering Accreditation Board (CEAB).</li> </ul> |                                                                                                                                                                                                                         |  |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Course<br>Organization             | <ul><li>3.0 hours of lecture per week for 13 weeks</li><li>2.0 hours of lab per week for 12 weeks</li><li>0.0 hours of tutorial per week for 12 weeks</li></ul>                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                         |  |
| Teaching<br>Assistants             | Daniel Segura(dsegura@torontomu.ca)<br>Section 012, 032<br>Mahdiyar Ali Akbar Alavi (mahdiyar.alavi@torontomu.ca)<br>Section 022, 042, 062, 082<br>Kevalkumar Shah (ttoor@torontomu.ca)<br>Section 072, 092<br>Yasaman Ahmadiadli (yahmadiadli@torontomu.ca)<br>Section 102, 122<br>Yasaman Ahmadiadli (ali.chitsazan@torontomu.ca)<br>Section 052, 112                                                                                                                   |                                                                                                                                                                                                                         |  |
| Course<br>Evaluation               | Midterm Exam         Labs with formal reports         Final Exam         TOTAL:         Note: In order for a student to pass a course, a minimum ov obtained. In addition, for courses that have both "Theory an student must pass the Laboratory and Theory portions sepa in the combined Laboratory components and 50% in the comrefer to the "Course Evaluation" section above for details of components (if applicable).                                              | 30 %         30 %         40 %         100 %         erall course mark of 50% must be to Laboratory" components, the rately by achieving a minimum of 50% mbined Theory components. Please on the Theory and Laboratory |  |
| Examinations                       | Midterm exam will be in Week 7 or 8, 1.5 hours, closed book (Weeks 1-7 lectures and labs will be covered).<br>Final exam will include all course materials.                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                         |  |
| Other<br>Evaluation<br>Information | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                         |  |
| Teaching<br>Methods                | lecture time Friday from 8-11am LIB072 Theater                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                         |  |
| Other<br>Information               | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                         |  |

| Week | Hours | Chapters /<br>Section | Topic, description                                                                                                     |
|------|-------|-----------------------|------------------------------------------------------------------------------------------------------------------------|
| 1    | 3     |                       | Introduction<br>Computer Systems Technology: Computer Organization VHDL                                                |
| 2    | 3     |                       | Computer Performance: Performance metrics and evaluation                                                               |
| 3    | 3     |                       | Instruction set Design:<br>-Instruction representation,<br>-Arithmetic and Logic Operations                            |
| 4    | 3     |                       | Instruction set Design:<br>-Addressing modes,<br>-Branching                                                            |
| 5    | 3     |                       | Input Output Systems                                                                                                   |
| 6    | 3     |                       | Software: Assembler, Compiler, Linker, and Loader                                                                      |
| 7    | 3     |                       | Datapath:<br>-Register transfer,<br>-ASM Chart and Control Unit Design<br>-Single and Multi-cycle CPU Data-path Design |
| 8    | 3     |                       | Pipelining:<br>-Data Hazards,<br>-Branch hazards,<br>-Stalls and Forwarding                                            |
| 9    | 3     |                       | Memory Hierarchy                                                                                                       |

| 10 | 3 | Memory and Cache System                                 |
|----|---|---------------------------------------------------------|
| 11 | 3 | Arithmetic for computers: Integer arithmetic operations |
| 12 | 3 | Arithmetic for computers: ALU Design and Implementation |
| 13 | 3 | Catching up and Review                                  |

# Laboratory(L)/Tutorials(T)/Activity(A) Schedule

| Week | L/T/A  | Description                                                                      |
|------|--------|----------------------------------------------------------------------------------|
| 2    | ENG408 | Lab1: Quartus-II FPGA Development Environment and Introduction to VHDL           |
| 3    | ENG408 | Lab 2: Program counter and Register set design: VHDL code Design and Simulation. |
| 4    | ENG408 | Lab 3a: 32-bit ALU: VHDL design and simulation.                                  |
| 5    | ENG408 | Lab 3b: ALU Implementation on Altera Cyclone-IV and Testing                      |
| 6    | ENG408 | Lab 4a: Data Memory Module Design and Implementation                             |
| 7    | ENG408 | Lab 4b: CPU Datapath Design                                                      |
| 8    | ENG408 | Lab 4b: CPU Datapath Design and Simulation                                       |
| 9    | ENG408 | Lab 4b: CPU Datapath Simulation and Submission<br>Lab 5: CPU Control Unit Design |

| 10 | ENG408 | Lab 5: CPU Control Unit Design                                                                                      |
|----|--------|---------------------------------------------------------------------------------------------------------------------|
| 11 | ENG408 | Lab 5: CPU Control Unit - Submission<br>Lab 6: Overall CPU Project - Integration and simulation of CPU.             |
| 12 | ENG408 | Lab 6: Integration and simulation of CPU. Fine-tuning and submission.<br>Overall CPU Project Demonstration and Oral |
| 13 | ENG408 | Overall CPU Project Bonus Demonstration and Oral                                                                    |

#### **University Policies & Important Information**

Students are reminded that they are required to adhere to all relevant university policies found in their online course shell in D2L and/or on the Senate website

Refer to the <u>Departmental FAQ page</u> for further information on common questions.

#### Important Resources Available at Toronto Metropolitan University

- <u>The Library</u> provides research <u>workshops</u> and individual assistance. If the University is open, there is a Research Help desk on the second floor of the library, or students can use the <u>Library's virtual research help service</u> to speak with a librarian.
- <u>Student Life and Learning Support</u> offers group-based and individual help with writing, math, study skills, and transition support, as well as <u>resources and checklists to support students as online learners</u>.
- You can submit an <u>Academic Consideration Request</u> when an extenuating circumstance has occurred that has significantly impacted your ability to fulfill an academic requirement. You may always visit the <u>Senate website</u> and select the blue radio button on the top right hand side entitled: **Academic Consideration Request (ACR)** to submit this request.

For Extenuating Circumstances, Policy 167: Academic Consideration allows for a once per semester ACR request without supporting documentation if the absence is less than 3 days in duration and is not for a final exam/final assessment. Absences more than 3 days in duration and those that involve a final exam/final assessment, require documentation. Students must notify their instructor once a request for academic consideration is submitted. See Senate <u>Policy 167: Academic Consideration</u>.

- If a student is requesting accommodation due to a religious, Aboriginal and/or spiritual observance, they must submit their request via the online <u>Academic Consideration Request (ACR) system</u> within the first two weeks of the class or, for a final examination, within two weeks of the posting of the examination schedule. If the required absence occurs within the first two weeks of classes, or the dates are not known well in advance as they are linked to other conditions, these requests should be submitted with as much lead time as possible in advance of the required absence.
- If taking a remote course, familiarize yourself with the tools you will need to use for remote learning. The <u>Remote Learning</u> <u>Guide</u> for students includes guides to completing quizzes or exams in D2L Brightspace, with or without <u>Respondus LockDown</u> <u>Browser and Monitor, using D2L Brightspace</u>, joining online meetings or lectures, and collaborating with the Google Suite.
- Information on Copyright for <u>Faculty</u> and <u>students</u>.

Accessibility

- Similar to an <u>accessibility statement</u>, use this section to describe your commitment to making this course accessible to students with disabilities. Improving the accessibility of your course helps minimize the need for accommodation.
- Outline any technologies used in this course and any known accessibility features or barriers (if applicable).
- Describe how a student should contact you if they discover an accessibility barrier with any course materials or technologies.

#### Academic Accommodation Support

Academic Accommodation Support (AAS) is the university's disability services office. AAS works directly with incoming and returning students looking for help with their academic accommodations. AAS works with any student who requires academic accommodation regardless of program or course load.

- Learn more about Academic Accommodation Support.
- Learn how to register with AAS.

Academic Accommodations (for students with disabilities) and Academic Consideration (for students faced with extenuating circumstances that can include short-term health issues) are governed by two different university policies. Learn more about <u>Academic Accommodations versus Academic Consideration and how to access each</u>.

#### Wellbeing Support

At Toronto Metropolitan University, we recognize that things can come up throughout the term that may interfere with a student's ability to succeed in their coursework. These circumstances are outside of one's control and can have a serious impact on physical and mental well-being. Seeking help can be a challenge, especially in those times of crisis.

If you are experiencing a mental health crisis, please call 911 and go to the nearest hospital emergency room. You can also access these outside resources at anytime:

- Distress Line: 24/7 line for if you are in crisis, feeling suicidal or in need of emotional support (phone: 416-408-4357)
- Good2Talk:24/7-hour line for postsecondary students (phone: 1-866-925-5454)
- Keep.meSAFE: 24/7 access to confidential support through counsellors via My SSP app or 1-844-451-9700

If non-crisis support is needed, you can access these campus resources:

- Centre for Student Development and Counselling: 416-979-5195 or email csdc@torontomu.ca
- Consent Comes First Office of Sexual Violence Support and Education: 416-919-5000 ext 3596 or email osvse@torontomu.ca
- Medical Centre: call (416) 979-5070 to book an appointment

We encourage all Toronto Metropolitan University community members to access available resources to ensure support is reachable. You can find more resources available through the <u>Toronto Metropolitan University Mental Health and Wellbeing</u> website.